# Schottky Bipolar 8205 ### **HIGH SPEED 1 OUT OF 8 BINARY DECODER** - I/O Port or Memory Selector - Simple Expansion Enable Inputs - High Speed Schottky Bipolar Technology — 18ns Max. Delay - Directly Compatible with TTL Logic Circuits - Low Input Load Current .25 mA max., 1/6 Standard TTL Input Load - Minimum Line Reflection Low Voltage Diode Input Clamp - Outputs Sink 10 mA min. - 16-Pin Dual-In-Line Ceramic or Plastic Package The 8205 decoder can be used for expansion of systems which utilize input ports, output ports, and memory components with active low chip select input. When the 8205 is enabled, one of its eight outputs goes "low", thus a single row of a memory system is selected. The 3 chip enable inputs on the 8205 allow easy system expansion. For very large systems, 8205 decoders can be cascaded such that each decoder can drive eight other decoders for arbitrary memory expansions. The Intel®8205 is packaged in a standard 16 pin dual-in-line package; and its performance is specified over the temperature range of 0°C to +75°C, ambient. The use of Schottky barrier diode clamped transistors to obtain fast switching speeds results in higher performance than equivalent devices made with a gold diffusion process. #### PIN CONFIGURATION **PIN NAMES** | A <sub>0</sub> · A <sub>2</sub> | ADDRESS INPUTS | |---------------------------------|-----------------| | E <sub>1</sub> - E <sub>3</sub> | ENABLE INPUTS | | 00.07 | DECODED OUTPUTS | #### LOGIC SYMBOL | AD | DRE | SS | EN | IABL | .E | | | ( | DUTE | UTS | | | | |----------------|----------------|----------------|----------------|----------------|----------------|---|---|---|------|-----|---|---|---| | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | E <sub>1</sub> | E <sub>2</sub> | E <sub>3</sub> | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | L | L | L | L | L | Н | L | Н | Н | Н | н | н | н | н | | Н | L | L | L | L | н | Н | L | Н | Н | Н | Н | н | Н | | L | Н | L | L | L | н | н | Н | L | н | Н | Н | н | Н | | Н | Н | L | L | L | н | н | Н | Н | L | н | Н | н | Н | | L | L | Н | L | L | Н | н | Н | Н | Н | L | Н | Н | Н | | Н | L | Н | L | L | Н | н | Н | Н | Н | Н | L | н | Н | | L | н | Н | L | L | Н | н | Н | Н | Н | н | Н | L | Н | | н | Н | Н | L | L | Н | н | Н | Н | н | Н | Н | н | L | | Х | Х | Х | L | L | L | н | Н | Н | н | н | H | Н | н | | Х | X | X | н | L | L | н | Н | н | Н | Н | Н | н | н | | X | X | Х | L | H | L | н | н | н | H | н | Н | Н | Н | | Х | X | Х | н | Н | L | н | н | Н | H | Н | Н | Н | Н | | Х | X | X | н | L | Н | н | н | н | Н | н | н | н | Н | | х | X | Х | L | н | н | н | н | н | н | Н | Н | н | н | | х | Х | Х | н | Н | Н | н | Н | Н | н | н | н | н | н | #### **FUNCTIONAL DESCRIPTION** #### Decoder The 8205 contains a one out of eight binary decoder. It accepts a three bit binary code and by gating this input, creates an exclusive output that represents the value of the input code. For example, if a binary code of 101 was present on the A0, A1 and A2 address input lines, and the device was enabled, an active low signal would appear on the $\overline{05}$ output line. Note that all of the other output pins are sitting at a logic high, thus the decoded output is said to be exclusive. The decoders outputs will follow the truth table shown below in the same manner for all other input variations. #### **Enable Gate** When using a decoder it is often necessary to gate the outputs with timing or enabling signals so that the exclusive output of the decoded value is synchronous with the overall system. The 8205 has a built-in function for such gating. The three enable inputs ( $\overline{E1}$ , $\overline{E2}$ , E3) are ANDed together and create a single enable signal for the decoder. The combination of both active "high" and active "low" device enable inputs provides the designer with a powerfully flexible gating function to help reduce package count in his system. | AD | DRE | SS | EN | JABL | E | | | ( | DUTP | UTS | | | | |----------------|-----|----------------|----------------|----------------|----|---|---|----|------|-----|---|---|---| | A <sub>0</sub> | Αı | A <sub>2</sub> | E <sub>1</sub> | E <sub>2</sub> | E3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | L | L | L | L | L | Н | L | Н | _н | Н | Н | Н | Н | н | | l H | L | L | L | L | Н | н | L | Н | Н | Н | Н | Н | н | | L | Н | L | L | L | н | н | Н | L | Н | Н | Н | Н | H | | н | Н | L | L | L | Н | Н | Н | Н | L | Н | Н | Н | н | | L | L | Н | L | L | Н | Н | Н | Н | Н | L | Н | Н | н | | H | L | н | L | L | Н | н | Н | Н | Н | Н | L | Н | н | | L | Н | Н | L | L | Н | н | Н | Н | Н | Н | Н | L | н | | H | H | Н | L | L | Н | н | Н | Н | Н | Н | Н | Н | L | | X | Х | Х | L | L | L | н | Н | Н | Н | Н | Н | Н | н | | X | Х | Х | н | L | L | Н | Н | Н | Н | Н | Н | Н | н | | X | Х | Х | L | Н | L | н | Н | Н | н | Н | Н | Н | н | | X | Х | Х | н | Н | L | н | Н | Н | Н | Н | Н | Н | н | | X | Х | Х | н | L | Н | н | Н | Н | Н | Н | Н | Н | н | | l x | Х | Х | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | н | | × | X | Х | н | Н | H | Н | Н | Н | Н | Н | Н | Н | н | #### **APPLICATIONS OF THE 8205** The 8205 can be used in a wide variety of applications in microcomputer systems. I/O ports can be decoded from the address bus, chip select signals can be generated to select memory devices and the type of machine state such as in 8008 systems can be derived from a simple decoding of the state lines (S0, S1, S2) of the 8008 CPU. #### I/O Port Decoder Shown in the figure below is a typical application of the 8205. Address input lines are decoded by a group of 8205s (3). Each input has a binary weight. For example, A0 is assigned a value of 1 and is the LSB; A4 is assigned a value of 16 and is the MSB. By connecting them to the decoders as shown, an active low signal that is exclusive in nature and represents the value of the input address lines, is available at the outputs of the 8205s. This circuit can be used to generate enable signals for I/O ports or any other decoder related application. Note that no external gating is required to decode up to 24 exclusive devices and that a simple addition of an inverter or two will allow expansion to even larger decoder networks. #### **Chip Select Decoder** Using a very similar circuit to the I/O port decoder, an ar- ray of 8205s can be used to create a simple interface to a 24K memory system. The memory devices used can be either ROM or RAM and are 1K in storage capacity. 8308s and 8102s are the devices typically used for this application. This type of memory device has ten (10) address inputs and an active "low" chip select (CS). The lower order address bits A0-A9 which come from the microprocessor are "bussed" to all memory elements and the chip select to enable a specific device or group of devices comes from the array of 8205s. The output of the 8205 is active low so it is directly compatible with the memory components. Basic operation is that the CPU issues an address to identify a specific memory location in which it wishes to "write" or "read" data. The most significant address bits A10-A14 are decoded by the array of 8205s and an exclusive, active low, chip select is generated that enables a specific memory device. The least significant address bits A0-A9 identify a specific location within the selected device. Thus, all addresses throughout the entire memory array are exclusive in nature and are non-redundant. This technique can be expanded almost indefinitely to support even larger systems with the addition of a few inverters and an extra decoder (8205). #### Logic Element Example Probably the most overlooked application of the 8205 is that of a general purpose logic element. Using the "on-chip" enabling gate, the 8205 can be configured to gate its decoded outputs with system timing signals and generate strobes that can be directly connected to latches, flip-flops and one-shots that are used throughout the system. An excellent example of such an application is the "state decoder" in an 8008 CPU based system. The 8008 CPU issues three bits of information (S0, S1, S2) that indicate the nature of the data on the Data Bus during each machine state. Decoding of these signals is vital to generate strobes that can load the address latches, control bus discipline and general machine functions. In the figure below a circuit is shown using the 8205 as the "state decoder" for an 8008 CPU that not only decodes the S0, S1, S2 outputs but gates these signals with the clock (phase 2) and the SYNC output of the 8008 CPU. The $\overline{T1}$ and $\overline{12}$ decoded strobes can connect directly to devices like 8212s for latching the address information. The other decoded strobes can be used to generate signals to control the system data bus, memory timing functions and interrupt structure. RESET is connected to the enable gate so that strobes are not generated during system reset, eliminating accidental loading. The power of such a circuit becomes evident when a single decoded strobe is logically broken down. Consider $\overline{11}$ output, the boolean equation for it would be: $$\overline{T1} = (\overline{S0} \cdot S1 \cdot \overline{S2}) \cdot (\overline{SYNC} \cdot Phase 2 \cdot \overline{Reset})$$ A six input NAND gate plus a few inverters would be needed to implement this function. The seven remaining outputs would need a similar circuit to duplicate their function, obviously a substantial savings in components can be achieved when using such a technique. State Control Coding | So | Sı | S2 | STATE | |----|----|----|-------| | 0 | 1 | 0 | T1 | | 0 | 1 | 1 | T1I | | 0 | 0 | 1 | T2 | | 0 | 0 | 0 | WAIT | | 1 | 0 | 0 | T3 | | 1 | 1 | 0 | STOP | | 1 | 1 | 1 | T4 | | 1 | 0 | 1 | T5 | #### **ABSOLUTE MAXIMUM RATINGS\*** Temperature Under Bias: Ceramic −65°C to +125°C Plastic -65°C to +75°C Storage Temperature $-65^{\circ}\text{C}$ to $+160^{\circ}\text{C}$ All Output or Supply Voltages -0.5 to +7 Volts All Input Voltages -1.0 to +5.5 Volts Output Currents 125 mA #### \*COMMENT Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **D.C. CHARACTERISTICS** $T_A = 0^{\circ}\text{C}$ to +75°C, $V_{CC} = 5.0\text{V} \pm 5\%$ #### 8205 | 0)/14001 | PARAMETER | LI | MIT | | TEST CONDITIONS | | |-----------------|--------------------------------------|------|-------|------|----------------------------------------------------|--| | SYMBOL | | MIN. | MAX. | UNIT | TEST CONDITIONS | | | I <sub>F</sub> | INPUT LOAD CURRENT | | -0.25 | mΑ | $V_{CC} = 5.25V, V_{F} = 0.45V$ | | | I <sub>R</sub> | INPUT LEAKAGE CURRENT | | 10 | μΑ | V <sub>CC</sub> = 5.25V, V <sub>R</sub> = 5.25V | | | v <sub>c</sub> | INPUT FORWARD CLAMP VOLTAGE | | -1.0 | ٧ | $V_{CC} = 4.75V, I_{C} = -5.0 \text{ mA}$ | | | V <sub>OL</sub> | OUTPUT "LOW" VOLTAGE | | 0.45 | V | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 10.0 mA | | | V <sub>OH</sub> | OUTPUT HIGH VOLTAGE | 2.4 | | ٧ | $V_{CC} = 4.75V, I_{OH} = -1.5 \text{ mA}$ | | | V <sub>IL</sub> | INPUT "LOW" VOLTAGE | | 0.85 | V | V <sub>CC</sub> = 5.0V | | | V <sub>IH</sub> | INPUT "HIGH" VOLTAGE | 2.0 | | ٧ | V <sub>CC</sub> = 5.0V | | | l <sub>sc</sub> | OUTPUT HIGH SHORT<br>CIRCUIT CURRENT | -40 | -120 | mA | V <sub>CC</sub> = 5.0V, V <sub>OUT</sub> = 0V | | | Vox | OUTPUT "LOW" VOLTAGE @ HIGH CURRENT | | 0.8 | V | V <sub>CC</sub> = 5.0V, I <sub>OX</sub> = 40 mA | | | lcc | POWER SUPPLY CURRENT | | 70 | mA | V <sub>CC</sub> = 5.25V | | #### TYPICAL CHARACTERISTICS #### 8205 SWITCHING CHARACTERISTICS #### **CONDITIONS OF TEST:** Input pulse amplitudes: 2.5V Input rise and fall times: 5 nsec between 1V and 2V Measurements are made at 1.5V #### **TEST WAVEFORMS** ## **A.C. CHARACTERISTICS** $T_A = 0^{\circ}\text{C}$ to +75°C, $V_{CC} = 5.0\text{V} \pm 5\%$ unless otherwise specified. | SYMBOL | PARAMETER | MAX. LIMIT | UNIT | TEST CONDITIONS | |---------------------|-------------------------|------------|------|---------------------------------| | t <sub>++</sub> | | 18 | ns | | | t_+ | ADDRESS OR ENABLE TO | 18 | ns | | | t <sub>+</sub> _ | OUTPUT DELAY | 18 | ns | | | t | | 18 | ns | | | C <sub>IN</sub> (1) | INPUT CAPACITANCE P8205 | 4(typ.) | pF | f = 1 MHz, V <sub>CC</sub> = 0V | | | C8205 | 5(typ.) | pF | VBIAS = 2.0V, TA = 25°C | <sup>1.</sup> This parameter is periodically sampled and is not 100% tested. #### **TYPICAL CHARACTERISTICS** ## ADDRESS OR ENABLE TO OUTPUT DELAY VS. LOAD CAPACITANCE ## ADDRESS OR ENABLE TO OUTPUT DELAY VS. AMBIENT TEMPERATURE