



## LOW-VOLTAGE DIFFERENTIAL SCSI (LVD) 27-LINE REGULATOR SET

### FEATURES

- SCSI SPI-2, SPI-3 and SPI-4 LVD SCSI 27-Line, Low-Voltage Differential Regulator
- 2.7-V to 5.25-V Operation
- Integrated Regulator Set for LVD SCSI
- Differential Failsafe Bias

### **APPLICATIONS**

- Servers
- Workstations
- RAID Boxes

## DESCRIPTION

The UCC561 low-voltage differential (LVD) regulator set is designed to provide the correct references voltages and bias currents for LVD termination resistor networks (475  $\Omega$ , 121  $\Omega$ , and 475  $\Omega$ ). The device also provides a 1.3-V output for "diff sense" signaling. With the proper resistor network, the UCC561 solution meets the common mode bias impedance, differential bias, and termination impedance requirements of SPI-2 (Ultra2), SPI-3 (Ultra3/Ultra160) and SPI-4 (Ultra320). The UCC561 is not intended for SPI-5 applications.

This device incorporates into a single monolith, two sink/source reference voltage regulators, a 1.3-V buffered output and protection features. The protection features include thermal shutdown and active current-limiting circuitry. The UCC561 is offered in 16-pin SOIC (DP) package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## UCC561



#### SLUS413B - MAY 1999 - REVISED NOVEMBER 2002



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|--------------|-----------------------|-----------------------------------|--------------------|------------------------------|
| UCC561  | SOIC-16      | DP                    | 0°C to 70°C                       | UCC561DP           | Rail, 70                     |

<sup>(1)</sup> For the most current specification and package information, refer to our web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted<sup>(1)(2)</sup>

|                                       | UCC561     | UNIT |
|---------------------------------------|------------|------|
| TERMPWR                               | 6          | V    |
| Package dissipation                   | 1.2        | W    |
| Junction temperature, T <sub>J</sub>  | -55 to 150 | °C   |
| Storage temperature, T <sub>stg</sub> | -65 to 150 | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Currents are positive into and negative out of the specified terminals.

#### **RECOMMENDED OPERATING CONDITIONS**

|                                          | MIN  | NOM MAX | UNIT |
|------------------------------------------|------|---------|------|
| V <sub>TERMPWR</sub> , TermPower voltage | 2.70 | 5.25    | V    |



NC = No connection



## **ELECTRICAL CHARACTERISTICS**

 $T_J$  = 0°C to 70°C,  $V_{TERMPWR}$  = 3.3 V unless otherwise noted  $^{(1)}$ 

| PARAMETER                                            | TEST CONDITIONS                      | MIN  | TYP  | MAX  | UNIT |
|------------------------------------------------------|--------------------------------------|------|------|------|------|
| TERMPWR Supply Current                               | ·                                    | •    |      |      |      |
| TERMPWR supply current                               | No load                              |      |      | 40   | mA   |
| TERMPWR voltage                                      |                                      | 2.70 |      | 5.25 | V    |
| Regulator                                            |                                      | -    |      |      |      |
| 1.75-V regulator                                     | REG1 (±125 mA)                       | 1.70 | 1.75 | 1.80 |      |
| 1.3-V regulator                                      | -5 mA ≤ I <sub>DIFSENS</sub> ≤ 50 μA | 1.2  | 1.3  | 1.4  | V    |
| 0.75-V regulator                                     | REG2 (±125 mA)                       | 0.70 | 0.75 | 0.80 |      |
| 1.75-V regulator source current                      | V <sub>O</sub> = 1.25 V              | -200 |      |      |      |
| 1.75-V regulator sink current                        | V <sub>O</sub> = 2.25 V              | 200  |      |      |      |
| 1.75-V regulator source current limit <sup>(1)</sup> |                                      | -200 |      | -700 | mA   |
| 1.75-V regulator sink current limit <sup>(1)</sup>   |                                      | 200  |      | 700  |      |
| 1.3-V regulator source current                       | V <sub>DIFSENS</sub> = 0 V           | -5   |      | -15  |      |
| 1.3-V regulator sink current                         | V <sub>DIFSENS</sub> = 2.4 V         | 50   |      | 200  | μA   |
| 0.75-V regulator source current                      | V <sub>O</sub> = 0.25 V              | -200 |      |      |      |
| 0.75-V regulator sink current                        | V <sub>O</sub> = 1.25 V              | 200  |      |      |      |
| 0.75-V regulator source current limit <sup>(1)</sup> |                                      | -200 |      | -700 | mA   |
| 0.75-V regulator sink current limit <sup>(1)</sup>   |                                      | 200  |      | 700  |      |

<sup>(1)</sup> Ensured by design. Not production tested.

### **TERMINAL FUNCTIONS**

| TERMINAL |           | 1/0 |                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|----------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| NAME     | NO.       | I/O | DESCRIPTION                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| HSPGND   | 4         | -   | Heat sink power ground pin.                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
| HSGND    | 5, 12, 13 | -   | Heat sink ground pin which should be attached to the ground plane on a multilayer board or large copper area on a 2 layer board.                                                                                                                            |  |  |  |  |  |  |  |  |
| REG1     | 6         | 0   | 1.75-V source/sink regulated output voltage pin. The part is internally current limited for both sinking and sourcing current to prevent damage. For best performance, a 4.7-μF low-ESR capacitor is recommended. Lead lengths should be kept to a minimum. |  |  |  |  |  |  |  |  |
| REG2     | 3         | 0   | 0.75-V source/sink regulated output voltage pin. The part is internally current limited for both sinking and sourcing current to prevent damage. For best performance, a 4.7-μF low-ESR capacitor is recommended. Lead lengths should be kept to a minimum. |  |  |  |  |  |  |  |  |
| DIFSENS  | 7         | 0   | 1.3-V source/sink regulated output voltage pin. The part is internally current limited to the SCSI SPI-2 through SPI-4 standards for both sinking and sourcing current to prevent damage.                                                                   |  |  |  |  |  |  |  |  |
| TERMPWR  | 2         | I   | Supply voltage pin. The pin should be decoupled with at least a 2.2- $\mu$ F low-ESR capacitor. For best performance, a 4.7- $\mu$ F low-ESR capacitor is recommended. Lead lengths should be kept to a minimum.                                            |  |  |  |  |  |  |  |  |



SLUS413B - MAY 1999 - REVISED NOVEMBER 2002

### **APPLICATION INFORMATION**

The resistor stack with the 1.75-V and 0.75-V reference gives the correct differential impedance, bias voltage, common mode differential impedance, and common mode voltage as show in Table 1.

#### Table 1. UCC561 Resistor Stack vs. Standard (SPI-2 through SPI-4)

| PARAMETER                          | UCC561 | STANDARD   | UNITS |
|------------------------------------|--------|------------|-------|
| Differential Impedance             | 107.3  | 100 to 110 | Ω     |
| Differential bias voltage          | 112.9  | 100 to 125 | mV    |
| Common-mode differential impedance | 237    | 100 to 300 | Ω     |
| Common-mode voltage                | 1.25   | 1.2 to 1.3 | V     |



Figure 1. Low-Voltage Differential Discrete Resistor Stack

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| UCC561DP         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| UCC561DPG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| UCC561DPTR       | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| UCC561DPTRG4     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| UCC561TD         | OBSOLETE              | TO-220          | KC                 | 5    |                | TBD                        | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TEXAS INSTRUMENTS www.ti.com

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| UCC561DPTR | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC561DPTR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



KC (R-PSFM-T5)

PLASTIC FLANGE-MOUNT PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. All lead dimensions apply before solder dip.
- D. The center lead is in electrical contact with the mounting tab.
- $\not$  These features are optional.
- A Thermal pad contour optional within these dimensions.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated